Created: Jan 9, 2011
Updated: Apr 18, 2011
SVN Updated: Apr 18, 2011
Other project properties
Development status: Alpha
Additional info: FPGA proven
WishBone Compliant: No
This project aims at implementing a basic iso7816:3 master which can be controlled by software or by a state machine.
This is a work in progress. Currently, a draft implementation is being crafted just to identify the design challenges.
Once it is completed, the plan is to make a precise spec of a final version and then implement it.
Currently the IP supports only T=0, in direct and inverse convention. It does not handle T=0 parity error signaling / retry mechanism yet.
FPGA test included only the UART, not the master module.